Model Predictive Control On A Chip*

Minghua He and Keck-Voon LING

Abstract—Model Predictive Control (MPC) has become an established control technology in the petrochemical industry, and its use is currently being pioneered in an increasingly wide range of process industries. It is also being proposed for a range of higher bandwidth applications, such as ships, aerospace and road vehicles. To extend its applications to miniaturized devices and/or embedded systems, this paper explores the implementation of MPC technology into reconfigurable hardware such as a FPGA chip. A rapid prototyping environment suitable for exploring the various implementation issues to bring MPC onto a chip is described. Simulation tests were conducted to verify the applicability of the “MPC on a Chip” idea. It is shown that a modest FPGA chip could be used to implement a reasonably sized constrained MPC controller.

Keywords: predictive control, constrained optimization, reconfigurable hardware, FPGA.

I. INTRODUCTION

Model Predictive Control (MPC) has become an established control technology in the petrochemical industry, and its use is currently being pioneered in an increasingly wide range of process industries. It is also being proposed for a range of higher bandwidth applications, such as ships [6], aerospace [12] [8], and road vehicles [11].

Fundamentally, MPC can be formulated as a quadratic programming (QP) problem. It thus has the natural ability to handle physical constraints arising in industrial applications. Alternatively called receding horizon control, MPC computes optimal current and future control inputs by minimizing the difference between set-points and future outputs predicted from a given plant model. Then only the optimal current input is applied to the plant and this procedure is repeated at the next sampling instance.

Two important factors determines a successful MPC applications. First, is the availability of a suitable plant model. The second, is the ability to solve the quadratic programming problem within the prescribed sampling period. The ability to solve the QP problem online become critical when applying MPC to complex systems with fast response time and/or embedded applications where computational resource may be limited. In the last decade, reconfigurable hardware is becoming a promising alternative to both ASIC and general purpose off-the-shelf processors for embedded applications[2], [3]. As a reconfigurable hardware, Field Programmable Gate Array, or FPGA, is gaining popularity. FPGA-based systems have been applied in applications ranging from signal processing, image processing, to network processors and robotics, just to name a few (see e.g., Andraka [1] and Tessier [9]). FPGA has better flexibility and shorter design cycle than ASIC.

In this paper, we report our attempt and the lessons learned in implementing the constrained MPC technology on a FPGA. Section 2 reviews the constrained MPC problem formulation and its solution. A rapid prototyping environment for developing the MPC algorithm for FPGA implementation is described in Section 3. The resulting MPC on a chip is demonstrated in Section 4 through a simulated aircraft control example. Finally, Section 5 concludes this paper.

II. REVIEW OF CONSTRAINED MPC AND ITS SOLUTION

Constrained MPC can be formulated as a QP problem. Given a discrete linear time-invariant plant in the state space form,

\[
\begin{align*}
\Sigma : \quad & x(k+1) = Ax(k) + Bu(k) \\
& y(k) = Cx(k),
\end{align*}
\]

where \(y(k) \in \mathbb{R}^p\), \(u(k) \in \mathbb{R}^m\) and \(x(k) \in \mathbb{R}^n\) represent its system output, input and internal states respectively, the constrained MPC problem is to minimize the cost function,

\[
\Phi(y, \Delta u) = \sum_{j=1}^{N_2} \|y(k+j) - \omega(k+j)\|^2_q + \sum_{j=0}^{N_1-1} \|\Delta u(k+j)\|^2_r
\]

subject to inequality constraints,

\[
\begin{align*}
y_{\text{lb}} & \leq y \leq y_{\text{ub}}, \\
x_{\text{lb}} & \leq x \leq x_{\text{ub}}, \\
y_{\text{ub}} & \leq J_y u \leq y_{\text{ub}}, \\
\hat{u}_{\text{lb}} & \leq u \leq \hat{u}_{\text{ub}},
\end{align*}
\]

Here, \(\omega\) is the set-point; \(N_p\) and \(N_u\) are the prediction and control horizons respectively.

For such a QP problem, Rao et. al. [7] formulated it in a sparse form containing both equality and inequality constraints. Block factorization was used to handle the resulting banded sparse matrix within the interior point method. According to ([5], page 93), although there are computational advantages in factorising a banded matrix with a fixed bandwidth compare to a dense matrix of the same size, this comparison should be done more carefully for
any particular applications. This is because the outcome of the comparison would be affected by many factors such as how many constraints that are likely to be active typically. Here, we adopted the infeasible interior point method for our FPGA implementation.

The basic idea of the infeasible interior point method for solving a QP problem follows from the Karush-Kuhn-Tucker (or KKT) conditions,

\[ Qu + J^T \lambda = -c, \]
\[ -Ju + t = -g, \]
\[ \lambda \geq 0, \quad t \geq 0, \quad t^T \lambda = 0. \]

Equations (12) and (13) are called feasibility conditions while the equation (14) is called complementarity condition.

The infeasible interior point method perturbs the complementarity condition in (14) with the following scalar

\[ \mu^k = (k^b)^T \lambda^k / m_c, \]

where \( k \) is the iteration sequence and \( m_c \) is the number of inequality constraints in (10). When the iteration goes on, the infeasibility and \( \mu^k \) are gradually reduced to zero.

According to the infeasible interior point framework introduced by Wright [10], an optimal control signal can be computed by solving the QP problem using the following algorithm:

**Step 1:**
Choose an initial condition \((u^0, \lambda^0, t^0)\) with \((\lambda^0, t^0) > 0\).

**Step 2:**
At the \( k \)-th iteration step, solve for the increments \((\Delta u^k, \Delta \lambda^k, \Delta t^k)\) with

\[ \begin{bmatrix} Q & J^T \\ J & \Gamma \end{bmatrix} \begin{bmatrix} \Delta u^k \\ \Delta \lambda^k \end{bmatrix} = \begin{bmatrix} r_1^k \\ r_2^k \end{bmatrix}, \]

\[ \Delta t^k = -t^k + (\Lambda^k)^{-1}(\sigma^k \mu^k e - T^k \Delta \lambda^k). \]

Here \( Q \) is a symmetric matrix, \( \Gamma = -(\Lambda^k)^{-1} T^k \),

\[ \Lambda = \begin{bmatrix} \lambda^k_1 \\ \vdots \\ \lambda^k_{m_c} \end{bmatrix}, \quad T = \begin{bmatrix} t_1^k \\ \vdots \\ t_{m_c}^k \end{bmatrix}, \quad e = \begin{bmatrix} 1 \\ \vdots \\ 1 \end{bmatrix}. \]

In addition,

\[ r_1^k = -Qu^k - J^T \lambda^k - c, \]
\[ r_2^k = Ju^k - g - \sigma^k \mu^k (\Lambda^k)^{-1} e. \]

**Step 3:**
Increment the variables by

\[ (u^{k+1}, \lambda^{k+1}, t^{k+1}) = (u^k, \lambda^k, t^k) + \alpha^k (\Delta u^k, \Delta \lambda^k, \Delta t^k), \]

for some \( \alpha^k \in (0, 1] \) subject to \((\lambda^{k+1}, t^{k+1}) > 0\).

**Step 4:**
Judge the convergence. If the iterations converges, stop the process and the optimal control \( u^{k+1} \) is obtained; otherwise, go back to Step 2 with \((u^{k+1}, \lambda^{k+1}, t^{k+1}) \) and continue the iteration process.

**Remark 2.1:** It can be seen that solving such a QP problem is an iterative process and the main computational load is in solving equation (16) at each iteration.
Equation (16) can be solved either as

\[
\begin{align*}
\Delta u^k &= Q^{-1}r^k - Q^{-1}J^T \Delta \lambda^k \\
\Delta \lambda^k &= (\Gamma - JQ^{-1}J^T)^{-1}(r^k_2 - JQ^{-1}r^k_1),
\end{align*}
\] (21)

or

\[
\begin{align*}
\Delta \lambda^k &= \Gamma^{-1} r^k_2 - \Gamma^{-1} J \Delta u^k \\
\Delta u^k &= (Q - J \Gamma^{-1} J^T)^{-1}(r^k_2 - J \Gamma^{-1} r^k_1).
\end{align*}
\] (22)

Both schemes above need to inverse a matrix. For (21), the matrix to be inverted at each iteration is \(\Gamma - JQ^{-1}J^T\), which has dimensions \(m\) by \(m\). In (22), the matrix is \(Q - J \Gamma^{-1} J^T\), which has dimensions \(N_u m\) by \(N_u m\). \(\Gamma - JQ^{-1}J^T\) has a special structure in that only the diagonal elements change for the rest of the paper.

### III. A PROTOTYPING ENVIRONMENT FOR MPC ON A CHIP

The main factors to be considered when implementing MPC on reconfigurable hardware include computational speed, hardware resource usage, power consumption, etc. For a particular application, specific requirements on these factors need to be met and the final implementation is usually a compromise between all these factors. Hence, an effective and efficient rapid prototyping environment which allows for experimentation and verification of various algorithm configurations, architecture and implementation schemes would be useful. The tools we employed in achieving our “MPC on a chip” includes a RC200 FPGA prototyping board, the DK3 Design Suite from Celoxica and Matlab/Simulink software from Mathworks. The core of RC200 is a Xilinx Virtex II (XC2V1000-4-fg456) FPGA chip which has one million logic gates and some useful on-chip resources such as multiplier and on-chip memory. Celoxica DK3 design suite is an integrated environment for FPGA implementation using the Handel-C programming language. It provides a complete tool set which includes a compiler, a debugger, an optimizer and a simulator. MATLAB/Simulink provides an excellent platform for plant modelling, MPC algorithm design and simulation, Handel-C/MATLAB co-simulation and hardware-in-the-loop verification.

Handel-C is a high level FPGA implementation language with an ANSI C syntax and some hardware related language features such as parallel execution, channel communication, interface definition, etc. Compared with other hardware description languages such as VHDL or Verilog, Handel-C is more convenient for rapid prototyping of control-centric algorithms.

The main procedure of prototyping of our “MPC on a Chip” design is illustrated in Figure 1.

In the following, we briefly describe main steps in prototyping MPC to a FPGA implementation.

---

**Step 1: Prototyping in MATLAB Code**

MATLAB provides an excellent computation and simulation environment for designing and implementing control algorithms. The MPC algorithm is first prototyped in MATLAB code and then simulated and verified in the MATLAB/SIMULINK environment.

**Step 2: Prototyping in Handel-C Code**

The prototype MPC in the form of MATLAB code is translated into Handel-C code for FPGA realisation. The code is then compiled and optimized in the DK3 design suite. It is mapped, placed and routed by Xilinx ISE to a target FPGA. The Xilinx tool would report hardware resource usage and timing performance. If the results do not meet the specified requirements, design iterations would need to be carried out.

**Step 3: Handel-C/MATLAB Co-Simulation**

Two options are available for algorithm verification: software or hardware verification. For software verification, the Handel-C code could be packaged into a DLL file and then be called by Simulink as a S-function (see Fig. 2).

**Step 4: Hardware-in-the-loop Verification**

For hardware verification, the Handel-C code can be compiled into a bitstream file which would configure the FPGA as a “MPC on a chip”. The bitstream file can be downloaded to the RC200 prototyping board and a test suite can be written in MATLAB script to verify the MPC implementation on the FPGA. Test data and test results can be transferred between MATLAB on the PC and FPGA on the RC200 board.
through the RS232 serial link (see Fig. 3). Table I shows a typical MATLAB test suite. If there is any error in the hardware-in-the-loop verification, it would be trapped and investigated.

![Fig. 3. Hardware-in-the-loop Verification](image)

**TABLE I**

| FPGA IMPLEMENTATION OF 128X128 MATRIX INVERSION USING
<table>
<thead>
<tr>
<th>IEEE SINGLE PRECISION FLOATING POINT ARITHMETIC</th>
</tr>
</thead>
<tbody>
<tr>
<td>Slice</td>
</tr>
<tr>
<td>2037 (39%)</td>
</tr>
<tr>
<td>System Clock</td>
</tr>
<tr>
<td>30MHz</td>
</tr>
</tbody>
</table>

IV. RESULTS AND DISCUSSIONS

Although FPGA implementation of MPC is highly application dependent, there exists some common core components. The first is an efficient floating point library provided by the DK3 design suite. Next, is a matrix inversion core. Our experience showed that a one million gate Virtex II FPGA could easily handle a 128x128 matrix inversion problem with IEEE single precision floating point arithmetic (see Table II). Better result may be achieved with further optimisation.

For comparison, Table V shows a similar MPC implementation with a slightly lower precision using 18 bits for mantissa and 9 bits for exponent. It can be seen that the lower precision MPC would also work for this example. For comparison, Table V shows a similar MPC implementation with a slightly lower precision using 18 bits for mantissa and 9 bits for exponent. It can be seen that the lower
TABLE IV
IMPLEMENTATION RESULTS WITH (8,23) FLOATING POINT ARITHMETIC
(IEEE SINGLE PRECISION)

<table>
<thead>
<tr>
<th>Slice</th>
<th>LUT</th>
<th>FF</th>
<th>Block Memory</th>
</tr>
</thead>
<tbody>
<tr>
<td>3707</td>
<td>6817</td>
<td>1629</td>
<td>17</td>
</tr>
<tr>
<td>System Clock</td>
<td>Maximum Delay</td>
<td>Clock Cycles</td>
<td>Execute Time</td>
</tr>
<tr>
<td>28MHz</td>
<td>1.187ns</td>
<td>171,460</td>
<td>0.0061s</td>
</tr>
</tbody>
</table>

precision implementation consumed less hardware resource because fewer bits were used to represent floating point numbers. In addition, since there are numerous $18 \times 18$ on-chip hardware multipliers on the chosen FPGA, this implementation is likely to benefit from the more efficient use of the available on-chip resources if further optimisation is carried out.

TABLE V
FPGA IMPLEMENTATION RESULTS WITH (9,18) FLOATING POINT ARITHMETIC

<table>
<thead>
<tr>
<th>Slice</th>
<th>LUT</th>
<th>FF</th>
<th>Block Memory</th>
</tr>
</thead>
<tbody>
<tr>
<td>3301</td>
<td>5916</td>
<td>1596</td>
<td>17</td>
</tr>
<tr>
<td>System Clock</td>
<td>Maximum Delay</td>
<td>Clock Cycles</td>
<td>Execute Time</td>
</tr>
<tr>
<td>28MHz</td>
<td>1.187ns</td>
<td>171,460</td>
<td>0.0061s</td>
</tr>
</tbody>
</table>

To verify, we downloaded the MPC implementation onto the RC200 board. The aircraft model was simulated in MATLAB/SIMULINK on a PC and controlled by the FPGA implementation of MPC on the RC200 board. The controller and plant interacted through the RS232 serial link and satisfactory hardware-in-the-loop simulation result was obtained as shown in Fig. 4.

![Altitude and set-point](image-url)

![Elevator angle(input)](image-url)

Fig. 4. Aircraft example, hardware-in-the-loop simulation results.

VI. CONCLUSIONS

In this paper, we explored the implementation of constrained MPC algorithm using a FPGA chip. Interior point method, with dense matrix formulation, was employed to solve the resulting QP problem. A rapid prototyping environment suitable for exploring the various implementation issues to bring MPC onto a FPGA chip was described. Simulation tests were conducted to verify the applicability of the MPC on a Chip idea. It was shown that a modest FPGA chip could be used to implement a reasonably sized constrained MPC controller. Further work is needed to investigate the possible parallelising of MPC computations to take advantage of the available on-chip resources on the FPGA chip.

REFERENCES